# CLASE 5: NVIC

# MICROCONTROLADORES ARM





# DESCRIPCION DEL NVIC



#### INTERRUPCIONES

Interrumpe el flujo normal del programa principal.







Figure 11-3. Automatic stacking and unstacking for interrupt handler





# CONTROL Register in ARM Cortex-M4

31 3 2 1 (

Reserved FPCA ASP nPRIV



**nPRIV (Privilege):** Defines the Thread mode privilege level

0: Privileged

1: Unprivileged

**Active Stack Pointer (ASP):** Defines the currently active stack pointer (ASP = SPSEL)

0: MSP is the current stack pointer.

1: PSP is the current stack pointer.

**Floating Point Context Active (FPCA)** 

0: No floating point context active.

1: Floating point context active.







| Processor Mode | Software                       | Privilege level                |  |  |  |  |
|----------------|--------------------------------|--------------------------------|--|--|--|--|
| Thread         | Applications                   | Privileged and<br>Unprivileged |  |  |  |  |
| Handler        | ISR for Exceptions<br>and IRQs | Always Privileged              |  |  |  |  |



Unprivileged







| Processor Mode            | Software                                       | Stack Usage            |
|---------------------------|------------------------------------------------|------------------------|
| Thread                    | Applications                                   | MSP or PSP             |
| Handler                   | ISR for Exceptions and IRQs                    | MSP                    |
| Note: In Thread mode, use | bit 1 of the Control register to select MSP or | PSP for stack pointer. |









| Mode    | Privilege    | Stack Pointer | Typical Example usage                       |
|---------|--------------|---------------|---------------------------------------------|
| Handler | Privileged   | Main          | Exception Handling                          |
| Handler | Unprivileged | Any           | Reserved since Handler is always Privileged |
| Thread  | Privileged   | Main          | Operating system kernel                     |
| Thread  | Privileged   | Process       |                                             |
| Thread  | Unprivileged | Main          |                                             |
| Thread  | Unprivileged | Process       | Application threads                         |





# ARM Cortex-M Registers







**Stack Pointer** 

**Link Register** 

# Special function registers of ARM Cortex-M

| Register name                                            | Privilege       |  |  |  |
|----------------------------------------------------------|-----------------|--|--|--|
|                                                          | Usage           |  |  |  |
| MSP (main stack pointer)                                 | Privileged      |  |  |  |
| PSP (processor stack pointer)                            | Privileged or   |  |  |  |
|                                                          | Unprivileged    |  |  |  |
| PSR (Processor status register)                          | Privileged      |  |  |  |
| APSR (application processor status                       | Privileged or   |  |  |  |
| register)                                                | Unprivileged    |  |  |  |
| ISPR (interrupt processor status register)               | Privileged      |  |  |  |
| EPSR (execution processor status register)               | Privileged      |  |  |  |
| PRIMASK (Priority Mask register)                         | Privileged      |  |  |  |
| FAULTMASK(fault mask register)                           | Privileged      |  |  |  |
| BASEPRI (base priority register)                         | Privileged      |  |  |  |
| CONTROL (control register)                               | Privileged      |  |  |  |
| Note: We must use MSR and MRS instructions to access the | above registers |  |  |  |









#### INTERRUPCIONES

#### • NVIC

La NVIC es un periférico interno del CORE ARM CORTEX-M y es el encargado de manejar todas las interrupciones. Realiza estas tres funciones:

- 1. Habilita y deshabilita las interrupciones.
- 2. Configura la prioridad y sub-prioridad de una determinada interrupción.
- 3. Establece y limpia el handling bit de una interrupción.

| Interrupt control bit                                           | Corresponding register (32 bits)        |
|-----------------------------------------------------------------|-----------------------------------------|
| Enable bit Interrupt set enable register (ISER)                 |                                         |
| Disable bit                                                     | Interrupt clear enable register (ICER)  |
| Pending bit Interrupt set pending register (ISPR)               |                                         |
| Un-pending bit                                                  | Interrupt clear pending register (ICPR) |
| Active bit                                                      | Interrupt active bit register (IABR)    |
| Software trigger bit Software trigger interrupt register (STIR) |                                         |







#### ESTADOS DE EXEPCIONES

- Inactivo: La excepción no está activa ni pendiente.
- Pendiente: La excepción está a la espera de que la procese el procesador.
- Activo: Una excepción que está siendo atendida por el procesador pero que no se ha completado.
- Activo y Pendiente: la excepción está siendo atendida por el procesador y hay un pendiente de excepción de la misma fuente.



#### INTERRUPCIONES

**LADORES** 

• NUMERO DE INTERRUPCION (IRQn)

Los procesadores ARM CORTEX-M soportan hasta 240 tipos de interrupciones, excluyendo la interrupción del reset, son identificados con un único número en el rango de -15 a 240. El numero de interrupciones son definidos por el fabricante del MCU ARM.

```
/*!< 1 Reset Vector, invoked on Power up and warm reset</pre>
Reset IRQn
                            = -15,
                            = -14,
NonMaskableInt IRQn
                                              /*!< 2 Non maskable Interrupt, cannot be stopped or preempted
HardFault IRQn
                                              /*!< 3 Hard Fault, all classes of Fault
                            = -13,
MemoryManagement IRQn
                                               /*!< 4 Memory Management, MPU mismatch, including Access Violation
                            = -12,
                                                    and No Match
                                                                                                                     * /
                                               /*!< 5 Bus Fault, Pre-Fetch-, Memory Access Fault, other address/memory
BusFault IRQn
                            = -11,
                                                    related Fault
UsageFault IRQn
                                               /*!< 6 Usage Fault, i.e. Undef Instruction, Illegal State Transition
                            = -10.
                                               /*!< 11 System Service Call via SVC instruction
SVCall IRQn
                                                                                                                     */
DebugMonitor IRQn
                                               /*!< 12 Debug Monitor
                                                                                                                     */
                                               /*!< 14 Pendable request for system service
PendSV IRQn
SysTick IRQn
                                               /*!< 15 System Tick Timer
                     TM4Cl23GH6PM Specific Interrupt Numbers -----*/
GPIOA IRQn
                                               /*!< 0 GPIOA
GPIOB IRQn
                                               /*!< 1 GPIOB
GPIOC IRQn
                                               /*!< 2 GPIOC
                                               /*!< 3 GPIOD
GPIOD IRQn
GPIOE IRQn
                                               /*!< 4 GPIOE
                                               /*!< 5 UARTO
UARTO IRQn
UART1 IRQn
                                               /*!< 6 UART1
```

#### INTERRUPCIONES

• RUTINAS DE SERVICIO DE INTERRUPCION (ISR)

Son rutinas especiales que son invocados automáticamente en respuesta a una interrupción. Cada rutina de servicio de interrupción esta definido por defecto en el system startup. (startup stm32f401xe.s).

```
SysTick_Handler PROC
EXPORT SysTick_Handler [WEAK]
B .
ENDP
```









# TABLA DE INTERRUPCIONES



## INTERRUPCIONES



|     |                         | Exceptio<br>Type                      | n ARMv6-M<br>(Cortex-M0/M0+/M1) | ARMv7-M<br>(Cortex-M3/M4/M7)        | ARMv8-M Baseline<br>(Cortex-M23) | ARMv8-M Mainline<br>(Cortex-M33) |  |
|-----|-------------------------|---------------------------------------|---------------------------------|-------------------------------------|----------------------------------|----------------------------------|--|
|     |                         | 495<br> <br> <br> <br> <br> <br> <br> |                                 | Not supported in<br>Cortex-M3/M4/M7 | Not supported in<br>Cortex-M23   |                                  |  |
| POI | INIDO<br>R EL<br>ICANTE | 255<br> <br> <br>  31                 |                                 | Device Specific                     | Device Specific                  | Device Specific<br>Interrupts    |  |
|     |                         | 17<br>16                              | Device Specific<br>Interrupts   | Interrupts                          | Interrupts                       |                                  |  |
|     |                         | 15                                    | SysTick                         | SysTick                             | SysTick                          | SysTick                          |  |
|     |                         | 14                                    | PendSV                          | PendSV                              | PendSV                           | PendSV                           |  |
|     |                         | 13                                    | Naturad                         | Not used                            | Notuced                          | Not used                         |  |
|     |                         | 12                                    | Not used                        | Debug Monitor                       | Not used                         | Debug Monitor                    |  |
|     |                         | 11                                    | SVC                             | SVC                                 | SVC                              | SVC                              |  |
|     |                         | 10<br>9                               |                                 | Notuced                             |                                  | Not used                         |  |
|     |                         | 8                                     |                                 | Not used                            |                                  |                                  |  |
|     |                         | 7                                     | Not used                        |                                     | Not used                         | SecureFault                      |  |
|     |                         | 6                                     |                                 | Usage Fault                         |                                  | Usage Fault                      |  |
| m   |                         | 5                                     |                                 | Bus Fault                           |                                  | Bus Fault                        |  |
|     |                         | 4                                     |                                 | MemManage (fault)                   |                                  | MemManage (fault)                |  |
|     |                         | 3                                     | HardFault                       | HardFault                           | HardFault                        | HardFault                        |  |
| O-  |                         | 2                                     | NMI                             | NMI                                 | NMI                              | NMI                              |  |
| RES |                         | 1                                     |                                 |                                     |                                  |                                  |  |



| Interrupt#479 vector 1           | 0x000007BC |
|----------------------------------|------------|
|                                  |            |
|                                  |            |
| Interrupt#239 vector 1           | 0x000003FC |
|                                  |            |
| Interrupt#31 vector 1            | 0x000000BC |
|                                  |            |
| Interrupt#1 vector 1             | 0x00000044 |
| Interrupt#0 vector 1             | 0x00000040 |
| SysTick vector 1                 | 0x0000003C |
| PendSV vector 1                  | 0x00000038 |
| Not used                         | 0x00000034 |
| Debug Monitor vector 1           | 0x00000030 |
| SVC vector 1                     | 0x0000002C |
| Not used                         | 0x00000028 |
| Not used                         | 0x00000024 |
| Not used                         | 0x00000020 |
| SecureFault (ARMv8-M Mainline) 1 | 0x0000001C |
| Usage Fault vector 1             | 0x00000018 |
| Bus Fault vector 1               | 0x00000014 |
| MemManage vector 1               | 0x00000010 |
| HardFault vector 1               | 0x0000000C |
| NMI vector 1                     | 0x00000008 |
| Reset vector 1                   | 0x00000004 |
| MSP initial value                | 0x00000000 |
|                                  |            |

Vector Table

Vector address

offset (initial)





**Vector Address or** 

Description

#### **INTERRUPCIONES**

TABLA DE VECTOR DE INTERRUPCIONES

**Vector Number** 

Interrupt Number (Bit

ARM

DEFINIDO POR LA

CORTEX-M

in Interrupt Registers) Offset **DEFINIDO COMO:** 020000 0000 0.45 -15 al -1 en ARQUITECTURA la librería CMSIS

| 0-15 |    | 0x0000.0000 -<br>0x0000.003C | Processor exceptions |
|------|----|------------------------------|----------------------|
| 16   | 0  | 0x0000.0040                  | GPIO Port A          |
| 17   | 1  | 0x0000.0044                  | GPIO Port B          |
| 18   | 2  | 0x0000.0048                  | GPIO Port C          |
| 19   | 3  | 0x0000.004C                  | GPIO Port D          |
| 20   | 4  | 0x0000.0050                  | GPIO Port E          |
| 21   | 5  | 0x0000.0054                  | UART0                |
| 22   | 6  | 0x0000.0058                  | UART1                |
| 23   | 7  | 0x0000.005C                  | SSIO                 |
| 24   | 8  | 0x0000.0060                  | I <sup>2</sup> C0    |
| 25   | 9  | 0x0000.0064                  | PWM0 Fault           |
| 26   | 10 | 0x0000.0068                  | PWM0 Generator 0     |
| 27   | 11 | 0x0000.006C                  | PWM0 Generator 1     |
| 28   | 12 | 0x0000.0070                  | PWM0 Generator 2     |
| 29   | 13 | 0x0000.0074                  | QEI0                 |
| 30   | 14 | 0x0000.0078                  | ADC0 Sequence 0      |
| 31   | 15 | 0x0000.007C                  | ADC0 Sequence 1      |
| 32   | 16 | 0x0000.0080                  | ADC0 Sequence 2      |
|      |    |                              |                      |





#### INTERRUPCIONES

arm

MICRO-CONTRO-LADORES ARM

• TABLA DE VECTOR DE INTERRUPCIONES







# INTERRUPCIONES

• TABLA DE VECTOR DE INTERRUPCIONES







INICIALIZAR EL STACK

**POINTER** 



# PRIORIDAD Y SUBPRIORIDAD





## **PRIORIDAD**

| PRIORIDAD4 |  |
|------------|--|
| ALTA       |  |

| IRQn | Interrupt                                                      | Priority Level |
|------|----------------------------------------------------------------|----------------|
| 0    | Stack Pointer initial value                                    |                |
| 1    | Reset                                                          | -3 Highest     |
| 2    | NMI                                                            | -2             |
| 3    | Hard Fault                                                     | -1             |
| 4    | Memory Management Fault                                        | Programmable   |
| 5    | Bus Fault                                                      | Programmable   |
| 6    | Usage Fault (undefined instructions, divide by zero, unaligned | Programmable   |
|      | memory access,)                                                |                |
| 7    | Reserved                                                       | Programmable   |
| 8    | Reserved                                                       | Programmable   |
| 9    | Reserved                                                       | Programmable   |
| 10   | Reserved                                                       | Programmable   |
| 11   | SVCall                                                         | Programmable   |
| 12   | Debug Monitor                                                  | Programmable   |
| 13   | Reserved                                                       | Programmable   |
| 14   | PendSV                                                         | Programmable   |
| 15   | SysTick                                                        | Programmable   |
| 16   | IRQ 0 for peripherals                                          | Programmable   |
| 17   | IRQ 1 for peripherals                                          | Programmable   |
| •••  | •••                                                            | Programmable   |
| 255  | IRQ 239 for peripherals                                        | Programmable   |

ACITACIÓN CNOLÓGICO



## PRIORIDAD

Configurable priority values are in the range 0-15.



| Handler                 | Field  | Register description                                   |  |  |  |  |
|-------------------------|--------|--------------------------------------------------------|--|--|--|--|
| Memory management fault | PRI_4  |                                                        |  |  |  |  |
| Bus fault               | PRI_5  | System handler priority register 1 (SHPR1)             |  |  |  |  |
| Usage fault             | PRI_6  |                                                        |  |  |  |  |
| SVCall                  | PRI_11 | System handler priority register 2 (SHPR2) on page 233 |  |  |  |  |
| PendSV PRI_             |        | System handler priority register 3 (SHPR3) on          |  |  |  |  |
| SysTick                 | PRI_15 | page 234                                               |  |  |  |  |

• Interrupt priority register x (NVIC\_IPRx)







#### PRIORIDAD Y SUBPRIORIDAD

Para aumentar el control de prioridad en sistemas con interrupciones, el NVIC admite la agrupación de prioridades.

- Un campo superior que define la prioridad del grupo.
- Un campo inferior que define una subprioridad dentro del grupo.

#### Application interrupt and reset control register (APINT)

Address offset: 0x0C
Reset value: 0xFA05 0000

| 31        | 30 | 29   | 28    | 27 | 26       | 25      | 24         | 23       | 22       | 21        | 20                  | 19                    | 18            | 17 | 16 |
|-----------|----|------|-------|----|----------|---------|------------|----------|----------|-----------|---------------------|-----------------------|---------------|----|----|
|           |    |      |       |    | VEC.     | TKEYSTA | T[15:0](re | ad)/ VEC | TKEY[15: | 0](write) |                     |                       |               |    |    |
| rw        | rw | rw   | rw    | rw | rw       | rw      | rw         | rw       | rw       | rw        | rw                  | rw                    | rw            | rw | rw |
| 15        | 14 | 13   | 12    | 11 | 10       | 9       | 8          | 7        | 6        | 5         | 4                   | 3                     | 2             | 1  | 0  |
| ENDIANESS |    | Rese | erved |    | PRIGROUP |         |            | Reserved |          |           | SYS<br>RESET<br>REQ | VECT<br>CLR<br>ACTIVE | VECT<br>RESET |    |    |
| r         |    |      |       |    | rw       | rw      | rw         |          |          |           |                     |                       | w             | w  | w  |

Bits 10:8 **PRIGROUP**: Interrupt priority grouping field

This field determines the split of group priority from subpriority, see *Binary point on page 228*.

| arm                                 |
|-------------------------------------|
| MICRO-<br>CONTRO-<br>LADORES<br>ARM |

| PRIGROUP Bit Field | Binary Point <sup>a</sup> | Group Priority Field | •     | Group<br>Priorities | Subpriorities |
|--------------------|---------------------------|----------------------|-------|---------------------|---------------|
| 0x0 - 0x4          | bxxx.                     | [7:5]                | None  | 8                   | 1             |
| 0x5                | bxx.y                     | [7:6]                | [5]   | 4                   | 2             |
| 0x6                | bx.yy                     | [7]                  | [6:5] | 2                   | 4             |
| 0x7                | b.yyy                     | None                 | [7:5] | 1                   | 8             |





# REGITROS PARA PROGRAMAR LA NVIC





## REGISTROS DE LA NVIC

| Address                   | Name                      | Туре | Required privilege | Reset value | Description                                                              |
|---------------------------|---------------------------|------|--------------------|-------------|--------------------------------------------------------------------------|
| 0xE000E100-<br>0xE000E11F | NVIC_ISER0-<br>NVIC_ISER7 | RW   | Privileged         | 0x00000000  | Table 4.3.2: Interrupt set-enable register x (NVIC_ISERx) on page 210    |
| 0XE000E180-<br>0xE000E19F | NVIC_ICER0-<br>NVIC_ICER7 | RW   | Privileged         | 0x00000000  | Table 4.3.3: Interrupt clear-enable register x (NVIC_ICERx) on page 211  |
| 0XE000E200-<br>0xE000E21F | NVIC_ISPR0-<br>NVIC_ISPR7 | RW   | Privileged         | 0x00000000  | Table 4.3.4: Interrupt set-pending register x (NVIC_ISPRx) on page 212   |
| 0XE000E280-<br>0xE000E29F | NVIC_ICPR0-<br>NVIC_ICPR7 | RW   | Privileged         | 0x00000000  | Table 4.3.5: Interrupt clear-pending register x (NVIC_ICPRx) on page 213 |
| 0xE000E300-<br>0xE000E31F | NVIC_IABR0-<br>NVIC_IABR7 | RW   | Privileged         | 0x00000000  | Table 4.3.6: Interrupt active bit register x (NVIC_IABRx) on page 214    |
| 0xE000E400-<br>0xE000E4EF | NVIC_IPR0-<br>NVIC_IPR59  | RW   | Privileged         | 0x00000000  | Table 4.3.7: Interrupt priority register x (NVIC_IPRx) on page 215       |
| 0xE000EF00                | STIR                      | WO   | Configurable       | 0x00000000  | Table 4.3.8: Software trigger interrupt register (NVIC_STIR) on page 216 |

UMAKER | CENTRO DE CAPACITACIÓN DE DESARROLLO TECNOLÓGICO



#### REGISTROS DE LA NVIC

Interrupt set-enable register x (NVIC\_ISERx)

Address offset: 0x100 + 0x04 \* x, (x = 0 to 7)

Reset value: 0x0000 0000

Required privilege: Privileged

NVIC\_ISER0 bits 0 to 31 are for interrupt 0 to 31, respectively NVIC ISER1 bits 0 to 31 are for interrupt 32 to 63, respectively

. . .

NVIC\_ISER6 bits 0 to 31 are for interrupt 192 to 223, respectively NVIC\_ISER7 bits 0 to 15 are for interrupt 224 to 239, respectively

| 31 | 30            | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|---------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    | SETENA[31:16] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| rs | rs            | rs | rs | rs | rs | rs | rs | rs | rs | rs | rs | rs | rs | rs | rs |
| 15 | 14            | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    | SETENA[15:0]  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| rs | rs            | rs | rs | rs | rs | rs | rs | rs | rs | rs | rs | rs | rs | rs | rs |

Bits 31:0 **SETENA**: Interrupt set-enable bits.

#### Write:

0: No effect

1: Enable interrupt

#### Read:

0: Interrupt disabled

1: Interrupt enabled.

If a pending interrupt is enabled, the NVIC activates the interrupt based on its priority. If an interrupt is not enabled, asserting its interrupt signal changes the interrupt state to pending, but the NVIC never activates the interrupt, regardless of its priority.

Bits 16 to 31 of the NVIC\_ISER7 register are reserved.







## REGISTROS DE LA NVIC

Interrupt clear-enable register x (NVIC\_ICERx))

Address offset: 0x180 + 0x04 \* x, (x = 0 to 7)

Reset value: 0x0000 0000

Required privilege: Privileged

NVIC\_ICER0 bits 0 to 31 are for interrupt 0 to 31, respectively NVIC\_ICER1 bits 0 to 31 are for interrupt 32 to 63, respectively

. . .

NVIC\_ICER6 bits 0 to 31 are for interrupt 192 to 223, respectively NVIC\_ICER7 bits 0 to 15 are for interrupt 224 to 239, respectively

| 31    | 30            | 29    | 20    | 21    | 20    | 25    | 24    | 23    | 22    | 21    | 20    | 19    | 10    | 17    | 16    |
|-------|---------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|       | CLRENA[31:16] |       |       |       |       |       |       |       |       |       |       |       |       |       |       |
| rc_w1 | rc_w1         | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 |
| 15    | 14            | 13    | 12    | 11    | 10    | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|       |               |       |       |       |       |       |       |       |       |       |       |       |       | -     |       |

|       | CLRENA[15:0] |       |       |       |       |       |       |       |       |       |       |       |       |       |       |
|-------|--------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| rc_w1 | rc_w1        | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 |

Bits 31:0 **CLRENA**: Interrupt clear-enable bits.

Write:

0: No effect

1: Disable interrupt

Read:

0: Interrupt disabled

1: Interrupt enabled.

Bits 16 to 31 of the NVIC\_ICER7 register are reserved.







## REGISTROS DE LA NVIC

Interrupt priority register x (NVIC\_IPRx)

Address offset: 0x400 + 0x04 \* x, (x = 0 to 59)

Reset value: 0x0000 0000

Required privilege: Privileged

|            | 31       | 24 23 | 3 16     | 15 8     | 7 0     |  |
|------------|----------|-------|----------|----------|---------|--|
| NVIC_IPR59 | IP[239]  |       | IP[238]  | IP[237]  | IP[236] |  |
|            |          |       |          |          |         |  |
| NVIC_IPRx  | IP[4x+3] |       | IP[4x+2] | IP[4x+1] | IP[4x]  |  |
|            |          |       |          |          |         |  |
| NVIC_IPR0  | IP[3]    |       | IP[2]    | IP[1]    | IP[0]   |  |















byteOffset = Numero de Interrupción (IRQn) >> 5U

BitOffset = Numero de Interrupción (IRQn) & 0x1F

Habilitar la interrupcion para el numero de interrupcion 77:

$$BitOffset = floor\left(\frac{72}{32}\right) = 2$$

BitOffset = 77 & 31

BitOffset = 13

NVIC -> ISER[byteOffset] = 1 << bitOffset;

NVIC - > ISER[2] = 1 << 13;

en general:

 $NVIC - > ISER[IRQn >> 5U] = 1U << (XXX \_IRQn & 0x1F);$ 





• ESTABLECER LA PRIORIDAD DE LAS INTERRUPCIONES DE LOS PERIFERICOS Cada interrupción cuenta con su registro de interrupción (IP), El cual tiene mapeado 8bits por interrupción. Un valor bajo de un numero de prioridad representa una prioridad.



 $NVIC->IP[XXXX\_IRQn]=priority<<(4 \& 0xFF);$ 

prioridad de exepciones del sistema

SCB->SHP[(((uint32\_t)IRQn) & 0xFUL)-4UL] = (uint8\_t)((priority << (8U - \_\_NVIC\_PRIO\_BITS)) & (uint32\_t)0xFFUL);

SCB->SHP[(((uint32\_t)IRQn) & 0xFUL)-4UL] = (uint8\_t)((priority << (4)) & (uint32\_t)0xFFUL);







El software usa las instrucciones **CPSEI** y **CPSID** para habilitar y deshabilitar las interrupciones.

```
void __disable_irq(void) // Disable Interrupts
void __enable_irq(void) // Enable Interrupts
```

En adición la CMSIS incluye las funciones:

| CMSIS interrupt control function                          | Description                                   |
|-----------------------------------------------------------|-----------------------------------------------|
| void NVIC_SetPriorityGrouping(uint32_t priority_grouping) | Set the priority grouping                     |
| void NVIC_EnableIRQ(IRQn_t IRQn)                          | Enable IRQn                                   |
| void NVIC_DisableIRQ(IRQn_t IRQn)                         | Disable IRQn                                  |
| uint32_t NVIC_GetPendingIRQ (IRQn_t IRQn)                 | Return true (IRQ-Number) if IRQn is pending   |
| void NVIC_SetPendingIRQ (IRQn_t IRQn)                     | Set IRQn pending                              |
| void NVIC_ClearPendingIRQ (IRQn_t IRQn)                   | Clear IRQn pending status                     |
| uint32_t NVIC_GetActive (IRQn_t IRQn)                     | Return the IRQ number of the active interrupt |
| void NVIC_SetPriority (IRQn_t IRQn, uint32_t priority)    | Set priority for IRQn                         |
| uint32_t NVIC_GetPriority (IRQn_t IRQn)                   | Read priority of IRQn                         |
| void NVIC_SystemReset (void)                              | Reset the system                              |









# TivaWare



# COMUNICACIÓN SERIAL - UART

# INTERRUPCIONES

- REGISTRO DE PRIORIDAD Y HABILITACION DE INTERRUPCION (NVIC)
  - PRIORIDAD

| UART0 | → NVIC_             | PRI1_R  | [15:13] |
|-------|---------------------|---------|---------|
| UART1 | → NVIC_             | PRI1_R  | [23:21] |
| UART2 | $\rightarrow$ NVIC_ | PRI8_R  | [15:13] |
| UART3 | → NVIC_             | PRI15_R | [15:13] |

| PRIn Register<br>Bit Field | Interrupt Source                       | Priority Register Macros                                                  |
|----------------------------|----------------------------------------|---------------------------------------------------------------------------|
| Bits 31:29                 | Interrupt[IRQ] = Interrupt[ $4n + 3$ ] |                                                                           |
| Bits 23:21                 | Interrupt[IRQ] = Interrupt[ $4n + 2$ ] | NVIC_PRIn_R                                                               |
| Bits 15:13                 | Interrupt[IRQ] = Interrupt[ $4n + 1$ ] | $NVIC \rightarrow IP[4\mathbf{n}] - NVIC \rightarrow IP[4\mathbf{n} + 3]$ |
| Bits 7:5                   | Interrupt[IRQ] = Interrupt[4n]         |                                                                           |







# COMUNICACIÓN SERIAL - UART

# INTERRUPCIONES

- REGISTRO DE PRIORIDAD Y HABILITACION DE INTERRUPCION (NVIC)
  - REGISTRO PARA HABILITAR LA INTERRUPCION (NVIC\_ISERx)
    - NVIC\_ENO\_R: Provides 32 bit-by-bit enable control ability to 32 peripherals whose IRQ numbers are 0~31 (see Table 5.10 for IRQ numbers). This means that bit 0 controls the peripheral whose IRQ number is 0 (GPIO Port A), bit 1 controls the peripheral whose IRQ number is 1 (GPIO Port B), and bit 31 controls the peripheral whose IRQ number is 31 (GPIO Port G).
    - NVIC\_EN1\_R: Provides 32 bit-by-bit enable control ability to 32 peripherals whose IRQ numbers are 32~63.
    - NVIC\_EN2\_R: Provides 32 bit-by-bit enable control ability to 32 peripherals whose IRQ numbers are 64~95.
    - NVIC\_EN3\_R: Provides 32 bit-by-bit enable control ability to 32 peripherals whose IRQ numbers are 96~127.
    - NVIC\_EN4\_R: Provides 11 bit-by-bit enable control ability to 10 peripherals whose IRQ numbers are 128~138.

Target bit number = IRQ number - 
$$32 \times (n-1)$$
.  $n = 1$  if IRQ < 31,

$$n = 2 \text{ if } (64 > IRQ > 31),$$

$$\mathbf{n} = 3 \text{ if } (96 > IRQ > 63), \ \mathbf{n} = 4 \text{ if } (128 > IRQ > 95).$$

UARTO → NVIC\_ENO [5]

UART1  $\rightarrow$  NVIC EN0 [6]

 $UART2 \rightarrow NVIC\_EN1 [1]$ 







# UVAKER CENTRO DE CAPACITACIÓN DE DESARROLLO TECNOLÓGICO